1 Cassette no.:

17.02.87 Video taped: DELILAH Product:

Contents:

Hardware introduction

L. Bockelie and C.Cherrington Lecturer:

EN



# Trimming Response Times to the Bone

- \* Added CPU Performance
- \* On Board Memory
- \* Lower Component Cost
- \* Lower Power Consumption
- \* Fully software compatible with all previous ND-100 models.
- \* Battery backed up clock.

## Added CPU Performance:

- \* 1.5 times ND-110/CX due to shorter cycle times.
- \* Shorter memory access time.
- \* Simplified cache leads to shorter buffered write cycles.

# On board memory

- \* 2 or 4 Mb DRAM on CPU board
- \* Configured from address 0. (fixed)
- \* Can be disabled with a switch.
- \* Dual ported between CPU and ND-100 Bus
- \* 100 ns access time, fast page mode.
- \* Parity

#### FEATURES.

The calendar power is backed up with a battery, so that it is no longer necessary to update the clock. (As on RASK 2).

Bus bandwidth is 20% higher than RASK. (As on RASK 2).

Only RS-232 provided for the console, not Current Loop. (As on JAMES).

#### FEATURES.

A new OPCOM command, LCS is provided.

This will load the Control Store and do a Master Clear.

The old command MACL will do a Master Clear, without reloading the Control Store. (As on ND110 & ND110/CX).

# FEATURES.

# Possible configurations:

Memory: Speed: Floating point format:

| 4Mb | $1.5 \times ND110/CX$ | 32 bit |
|-----|-----------------------|--------|
| 2Mb | 1.5 x ND110/CX        | 32 bit |
| 4Mb | $1.5 \times ND110/CX$ | 48 bit |
| 2Mb | $1.5 \times ND110/CX$ | 48 bit |
| 4Mb | $1.0 \times ND110/CX$ | 32 bit |
| 2Mb | $1.0 \times ND110/CX$ | 32 bit |
| 4Mb | $1.0 \times ND110/CX$ | 48 bit |
| 2Mb | 1.0 x ND110/CX        | 48 bit |

- \* Two gate arrays in 1.5 um CMOS
- \* 1 megabit DRAM in SIP's
- \* Static RAM with increased performance
- \* PAL's with increased performance
- \* CMOS high speed/low power buffers

## Gate array ND-DELILAH:

- \* LSI LOGIC LL10K series Compacted Array
- \* Channelless architecture
- \* 14000 gates used of 50000
- \* 224 pin Ceramic (later plastic) PGA
- \* 1.5 um CMOS technology
- \* 0.7 ns typical gate delay
- \* 1.5 times LL7K series performance (used in ND110/CX and SAMSON)
- \* Price initially the same as ND110/CX gate arrays.

Gate array ND-DELILAH:

Contains, from ND 110/CX:

| 75 | Gate array | RMIC   | (1800 | gates)  |
|----|------------|--------|-------|---------|
| *  | Gate array | RMAC   | (2500 | gates)  |
| *  | Gate array | BUFALU | (4900 | gates)  |
| *  | Interrupt  | System | (2 2  | x 2914) |
| *  | Trap Syste | em     | (4    | x PAL)  |
| *  | Decoding   |        | (3    | 3 x PAL |
|    |            |        | + 12  | x DIP)  |

# Gate array ND-DELDGA:

- \* NEC CMOS4A series Gate Array
- \* Channelled architecture
- \* 1400 gates used of 1600
- \* 120 pin Plastic PGA
- \* 1.5 um CMOS technology
- \* 0.9 ns typical gate delay
- \* Reduced performance compared to PAL's
- \* Price ca. 50 NOK. (same as  $1 \times 9403$ )

Gate array ND-DELDGA:

Contains, from ND 110/CX:

\* Panel FIFO (2 x 9403)

\* Decode (6 x PAL + 1 DIP)

\* Panel interrupt (2913)

\* Power up (6 x DIP)

\* Refresh control (4 x DIP)

#### TECHNOLOGY.

# Dynamic Random Access Memory:

- \* Used to implement 4 Mb on board memory
- \* 1 Megabit devices
- \* 100ns access time
- \* Fast page mode
- \* Mounted on SIP's 4 on one side and 5 on the other.
- \* Low profile, can be fitted vertically
- \* 16 times more compact than 2MB board
- \* 4 times more compact than 8MB board
- \* 4 times more compact than Butterfly

# Static Random Access Memory:

- \* 4Kx4 (Control store) 20-25ns access Gives 1.5 times ND-110/CX performance
- \* 2Kx8 (Cache, page tables) 25ns access Saves 8 packages. Improved performance
- \* 2Kx8 (Register file) 25ns access Saves 2 packages. Improved performance

PAL's with 30% performance increase available at 2.5 times the price.

CMOS high speed buffers:

|          | delay | curren | t power     |
|----------|-------|--------|-------------|
|          |       | sink   | consumption |
| 74F244   | 6.5ns | 64mA   | 60-90mA     |
| 74PCT244 | 6.5ns | 64mA   | 25-50mA     |

These devices are still priced high.

CACHE.

1

Delilah: Rask:

No. of Cache Banks: 2 4

Microcode space: 7K 6K

Cache clear: 1 cycle Up to 1K cycles

# CACHE.

| Instru | ictions      | Cache | Bank | 1K  |
|--------|--------------|-------|------|-----|
| Micro  | Instructions | Cache | Bank | 1K  |
| Data   |              | Cache | Bank | 1 K |

If we have the address we are writing to in the Instructions Cache, we must invalidate this before writing (to the Data Cache).

Buffered Write Cycles are approxemately twice as fast as on ND110/CX.

Instruction Cache and Micro Instruction Cache updated on FETCH.

Data Cache updated on Read and Write (Write through).

#### CACHE.

Only one set of used bits needed for the Instruction Cache and one set for the Data Cache.

This is because cache clear is instantaneous.

Only 1K microinstruction cache will free 1K to more microcode.

# Cache Status Register format:

| INHIBIT | Bit 4 | =1 if last write    |
|---------|-------|---------------------|
|         |       | only went to memory |
| CFIN    | Bit 3 | Allways 1           |
| MANDIS  | Bit 2 | Cache off (switch)  |
| CON     | Bit 1 | Cache on (switch)   |
| CUP     | Bit O | Cache UPdated       |



BUS INTERFACE & DUAL PORT MEMORY



#### DUAL PORT MEMORY

| _ |    | MAY BE CONFIGURED WITH:                             |         |
|---|----|-----------------------------------------------------|---------|
|   |    | 1) 2 MBYTES RAM                                     |         |
|   | OR | 2) 4 MBYTES RAM                                     | # 4(    |
| - |    | Uses 2 or 4 1Mx9 SIP DRAM STRIPS                    |         |
| - | 99 | BYTE WIDE PARITY                                    |         |
| _ |    | PARITY ERROR ADDRESS/STATUS STORED FOR LOCAL MEMORY |         |
| - |    | Memory SIZE CONTROLLED BY PAL                       |         |
| - |    | ALL LOCAL MEMORY CAN BE SWITCHED OFF                |         |
|   |    | Local memory starts from address 0                  |         |
| - |    | HANDLES 2 SEMAPHORES:                               |         |
|   |    | 1) CPU ACCESSES TO LOCAL MEMORY 2) BUS              |         |
| - |    | LOCAL MEMORY ARBITRATION PRIORITY:                  |         |
|   |    | 1) Refresh                                          | HIGHEST |
|   |    | 2) CPU (LAST WAS REFRESH)                           |         |
|   |    | 3) BUS (DMA)                                        |         |
|   |    | 4) CPU                                              | LOWEST  |
|   |    |                                                     |         |

## ND100 BUS INTERFACE

| - | HANDLES ALL ND100 BUS SIGNALS AND                   | TIMING  |
|---|-----------------------------------------------------|---------|
| - | CONTROLS MULTIPLEXING OF LOCAL BD                   |         |
| - | HANDLES SEMAPHORE FOR ND100 BUS MEN                 | 10RY    |
| - | Parity error address/status stored for ND100 memory |         |
| - | Bus arbitration priority:                           |         |
|   | 1) Refresh                                          | HIGHEST |
|   | 2) CPU (Last was Refresh)                           |         |
|   | 3) DMA DEVICES                                      |         |
|   | 4) CPU                                              | LOWEST  |

#### DATA PATHS





DELILAH BUS INTERFACE DATA PATH



DELILAH MEMORY



# DELILAH INFORMATION PACK

| CONTENTS: |                         | Page |
|-----------|-------------------------|------|
|           | Switches and Indicators | 1    |
|           | Straps                  |      |
|           | Test Points             | 3    |
|           | CGA Test Multiplexer    | 4    |
|           | IDB Source Selection    |      |
|           | Command Decoding        | 6    |
|           | LA Source               | 9    |
|           | Trap System             | 10   |
|           | Circuit Diagrams (PCB)  | 11   |



#### SWITCHES AND INDICATORS

SW1 - Cache ON/OFF (illuminates LED1)

SW2 - switches local memory on/off

LED1 (RED) - indicates that cache has been switched OFF with SW1

LED2 (RED) - indicates that CPU is stopped

LED3 (GREEN) - indicates that CPU is running

**LED4** (RED) - shows parity error in low byte of a word in local memory

LED5 (RED) - shows parity error in high byte of a word in local memory

LED6 (GREEN) - shows that local memory has been granted to the CPU

LED7 (YELLOW) - shows that local memory has been granted to the ND100 Bus

#### **STRAPS**

```
STR1
                 - no strap => CD to tracer
                           => IDB to tracer
                   strap
STR2-STR12
                 - hardware configuration strap field :
 STR
reserved
print no
                                                      ( \bullet = STRAP )
ECO Level
                                                      \{0 = NO STRAP\}
print version
                      STR
         print no:
                                  3 4:
                                     0 = 3202 (Delilah)
         ECO level:
                      STR
                                  0
                                        0
                                  0
                                        0
                                                      E
                                  0
                                  0
                                                      G
                                  0
                                            0
                                                      М
                                  0
                                  0
                                                      Q
                                            0
                                                      R
                                                      S
                                                      Τ
                                     0
                                            0
                                                      Υ
                                     0
                                                      Z
                                                      BA
                                                      BB
                                           0
                                                      BC
                                                      BD
                                                      BE
                                                      BF
                                                      BG
                                                      BH
```

#### Print version - to be defined

STR13-STR15 - see "CGA TEST MULTIPLEXER"

## TEST POINTS

TP1 TP2-TP6

- INTRQ~ from CGA - see "CGA TEST MULTIPLEXER"

#### DELILAH CGA - TEST MULTIPLEXER

There are a number of nodes within the Delilah CGA which are brought out to test points on the PCB, to allow monitoring of events internal to the gate array. Three jumpers, STR13 - STR15 determine the signals which will appear on test points TP2 - TP6 according to the following table ( $\bullet$  = link IN, blank = no link):

|    | STF | ₹   |        |         | TP    |        |       |
|----|-----|-----|--------|---------|-------|--------|-------|
| 15 | 14  | 13  | 2      | 2 3     |       | 5      | 6     |
|    |     |     | 0      | TVEC3   | TVEC2 | TVEC1  | TVECO |
|    |     | •   | DEEP   | SC6     | SC5   | SC4    | SC3   |
|    | •   | 0   | RESTR  | CFETCH  | OOD   | DZD    | LCZ~  |
|    | •   | •   | 1 >3   | Τ~      | P~    | COND   | UP~   |
| •  |     | 235 | CRY    | SGR     | F15   | ZF     | OVF   |
| •  |     | •   | 1      | XFETCH~ | WP~   | РТМ    | MI    |
| •  | •   |     | OSTOP~ | WRITE~  | CBRK~ | IND~   | VACC~ |
| •  | •   | •   | 1      | VEX     | LDIRV | CSMREQ | 1     |

## DELILAH IDB SOURCE SELECTION

| IDBS<br>(4:0)                                |                                               | EXPLANATION                                                                               | COMMENTS                                                                |
|----------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7         | ALU<br>BMG<br>GPR<br>DBR<br>ARG<br>REG<br>STS |                                                                                           | CGA (ALU) CGA (ALU) CGA (ALU) CGA (ALU) CGA (ALU) CPU CGA (ALU) OLD MMU |
| 10<br>11<br>12<br>13<br>14<br>15<br>16<br>17 | PEA<br>PES<br>AARG                            | BYTE SWAP REGISTER PARITY ERROR ADDRESS PARITY ERROR STATUS & ADDRESS                     | CGA (ALU) CGA (ALU) MEM & BIF MEM & BIF CGA (ALU) CGA (INTR)            |
| 20<br>21<br>22<br>23<br>24<br>25<br>26       | MAPANS<br>GPR,SEXT<br>PGS<br>CSR              | PAGING STATUS REGISTER CACHE STATUS REGISTER PAGING CONTROL REGISTER                      | IO IO CGA (ALU) CGA (IDBCTL) CPU/MMU/CSR CGA (MAC) IO                   |
| 30                                           | RCS                                           | CONTROL STORE WORD  Does not directly enable onto IDB e                                   | xcept via                                                               |
| 31<br>32<br>33<br>34                         | PICV                                          | Command RWCS (36.1) PIC VECTOR UNUSED (OLD LBR) UNUSED (OLD PTC) UNUSED (OLD JMPA)        | CGA (INTR)                                                              |
| 35                                           | RINR<br>PICMASK<br>UART                       | INSTALLATION NUMBER PIC MASK REGISTER READ UART - In conjunction with Command CEUART (05) | IO<br>CGA (INTR)<br>IO                                                  |

## DELILAH COMMAND DECODING

|         |              |                       |                  |        |        |                       |                       |                    |                    |                       | 4                  |                         |    |
|---------|--------------|-----------------------|------------------|--------|--------|-----------------------|-----------------------|--------------------|--------------------|-----------------------|--------------------|-------------------------|----|
| COMMAND | MNEMONIC     | S<br>H<br>O<br>R<br>T | S<br>L<br>O<br>W | R<br>T | D<br>T | W<br>R<br>I<br>T<br>E | F<br>E<br>T<br>C<br>H | F<br>0<br>R<br>M   | M<br>R<br>E<br>Q   | L<br>D<br>I<br>R<br>V | D                  | L<br>D<br>D<br>B<br>R   |    |
| 0       | NONE         | *                     | *                |        |        |                       |                       |                    |                    |                       |                    |                         |    |
| 1       | LDPIL        | *                     | *                |        | *      |                       |                       |                    | Ç                  |                       |                    |                         |    |
| 2       | LDGPR        | *                     | *                |        |        |                       |                       |                    |                    |                       | *                  |                         |    |
| 3       | EWRF         | *                     | *                |        | •      |                       |                       |                    |                    |                       |                    |                         | •  |
| 4       | CLIRQ        | *                     | *                |        |        |                       | *3                    |                    |                    |                       |                    | ×                       | œ. |
| 5.0     | UART, DATA   |                       |                  |        |        |                       |                       |                    |                    |                       | ×                  |                         |    |
| 5.1     | UART, STATUS |                       | 54               |        |        | 23                    |                       | $\mathbf{y}_{i}$   | $\tilde{\epsilon}$ | 2                     | $\hat{\mathbf{x}}$ | $\mathcal{F}$           |    |
| 5.2     | UART, MODE   |                       |                  | ٠,     |        |                       | 2                     | $\hat{\mathbf{z}}$ | 2                  | 7                     |                    | $\overline{\mathbf{x}}$ | S  |
| 5.3     | UART, COMM   |                       |                  |        |        |                       |                       |                    | 2                  |                       | v.                 |                         | Ç  |
| 6.0     |              |                       | *                |        |        |                       |                       | ï                  |                    |                       |                    |                         |    |
| 6.1     | 160          | *                     | *                |        |        |                       |                       |                    |                    |                       |                    |                         |    |
| 6.2     | LDPANC       |                       | *                |        |        |                       | 0                     |                    |                    | *                     | ,                  | 4                       | ,  |
| 6.3     | LDPCR        | *                     | *                | 4      | +      | •                     | c                     | ×                  |                    |                       |                    |                         |    |
| 7.0     | SIOC         |                       | *                | - ·    | -      |                       |                       | 93                 | 20                 | (4)                   |                    | 7                       |    |
| 7.1     | SIOC         | *                     | *                |        | 4      |                       | ě                     | Ž,                 | 7.5                |                       | ÷                  |                         | S. |
| 7.2     | SIOC         |                       | *                | 82     |        |                       |                       | +                  |                    |                       |                    |                         |    |
| 7.3     | SIOC         | *                     | *                | •      |        |                       |                       |                    |                    |                       | •                  |                         | ÷  |
| 10      | SLOW         |                       | *                |        |        |                       |                       |                    |                    |                       |                    |                         |    |
| 11      | EPIC         |                       | *                |        |        |                       |                       |                    | 6.                 | 43                    |                    |                         |    |
| 12      | SMPID        |                       | *                |        | ,      |                       |                       | e e                | 4                  |                       | Vi.                | Ŷ.                      |    |
| 13      | START        |                       | *                |        | ٠      | ٠                     | *                     | ¢                  | e i                | +1                    | ×                  | ٠,                      | ·  |
| 14      | STOP         | *                     | *                |        |        |                       |                       |                    | 2                  |                       |                    |                         |    |
| 15      | CLRTC        | *                     | *                |        | ु      |                       |                       | 25                 | 6                  | 7                     |                    | į,                      |    |
| 16      | CLFF         | *                     | *                |        |        |                       |                       |                    |                    |                       |                    |                         |    |
| 17      | LDLC         | *                     | *                |        |        | ٠                     |                       | 60                 | 100                |                       | 98<br>36           | *                       |    |

\*

.

|    | COMMAND                      | MNEMONIC                                           | H<br>0 | S<br>L<br>O<br>W |             |        | R<br>I | F E T C H | 0<br>R      | R<br>E   | D<br>I<br>R | L D G P R | D<br>D<br>B |        |  |        |   |
|----|------------------------------|----------------------------------------------------|--------|------------------|-------------|--------|--------|-----------|-------------|----------|-------------|-----------|-------------|--------|--|--------|---|
| 85 | 20.0<br>20.1<br>20.2<br>20.3 | LDSEG<br>LDIRV                                     | *      | *<br>*<br>*      |             | •      |        |           |             |          | ·<br>·      |           |             |        |  |        |   |
| Ģ  | 21.0<br>21.1<br>21.2<br>21.3 | WCHIM<br>SSEMA<br>CCLR<br>LDEXM                    | *      | * * * *          |             |        |        |           |             |          |             |           |             |        |  |        |   |
|    | 22.0<br>22.1<br>22.2<br>22.3 | IREAD, PT<br>IREAD, APT<br>MAP<br>CNEXT, NWP       |        | *<br>*<br>*      | * .         |        |        |           | *           |          | *           | *         | * * . *     | •      |  |        |   |
|    | 23.0<br>23.1<br>23.2<br>23.3 | CJMP,F15<br>CJMP,NF15<br>CJMP,F=0<br>CJMP,NF=0     | 8      |                  |             | ·      |        | *         | *<br>*<br>* | * =<br>* | *<br>*<br>* |           | *<br>*<br>* | *      |  | e<br>o |   |
|    | 24.0<br>24.1<br>24.2<br>24.3 | CNEXT,SGR<br>CNEXT,NSGR<br>CNEXT,CRY<br>CNEXT,NCRY |        | *<br>*<br>*      | *<br>*<br>* |        |        | *         | *<br>*<br>* | *<br>*   | *<br>*<br>* |           | *<br>*<br>* | ·<br>· |  |        |   |
|    | 25.0<br>25.1<br>25.2<br>25.3 | CNEXT,F15<br>CNEXT,NF15<br>CNEXT,F=0<br>CNEXT,NF=0 |        | *<br>*<br>*      | * * *       | ·<br>: |        | *         | *<br>*<br>* | *        | * * *       |           | *<br>*<br>* |        |  |        | , |
| 0  | 26.0<br>26.1<br>26.2<br>26.3 | JMP,*<br>JMP,B<br>JMP,I<br>JMP,X                   |        | * * * *          | * * * *     |        |        | *         | *<br>*<br>* | *        | *<br>*<br>* |           | *<br>*<br>* |        |  |        |   |
|    | 27.0<br>27.1<br>27.2<br>27.3 | JMP,XB<br>JMP,XI (,B)                              | ·<br>- | *<br>*<br>*      | *<br>*<br>* |        |        | *         | *<br>*<br>* | *        | *<br>*<br>* |           | *<br>*<br>* |        |  |        |   |

30

| COMMAND                      | MNEMONIC                                                 | H<br>0      | L           | Τ | T       | R<br>I<br>T | E<br>T | 0<br>R<br>M | M<br>R<br>E<br>Q | D<br>I<br>R |   | D<br>D<br>B |    |  |  |
|------------------------------|----------------------------------------------------------|-------------|-------------|---|---------|-------------|--------|-------------|------------------|-------------|---|-------------|----|--|--|
| 30.1<br>30.2                 | AREAD,*<br>AREAD,B<br>AREAD,I (,B)<br>AREAD,X            |             | *           | * | *       |             |        |             | *                |             | * | *<br>*<br>* |    |  |  |
| 31.1<br>31.2                 | AREAD, XB<br>AREAD, XI (,B)<br>AREAD, NEXT               |             | *<br>*<br>* | * | *       |             |        |             | *                |             | • | *<br>*<br>* |    |  |  |
| 32.0<br>32.1<br>32.2<br>32.3 | AWRITE,* AWRITE,B AWRITE,I (,B) AWRITE,X                 |             | *<br>*<br>* |   | * * * * | * * * *     |        |             | *<br>*<br>*      |             |   |             |    |  |  |
| 33.1<br>33.2                 | AWRITE,XB<br>AWRITE,XI (,B<br>AWRITE,HOLD<br>AWRITE,NEXT | ) .         | *           |   | *       | *           |        |             | *<br>*           |             |   | •           | •  |  |  |
| 34.1<br>34.2                 | READ,PT<br>READ,APT<br>READ,HOLD<br>EXAMINE              |             | *           | * | *       |             |        |             | *                |             |   | *<br>*<br>* |    |  |  |
| 35 1                         | WRITE,PT<br>WRITE,APT<br>WRITE,HOLD<br>DEPOSIT           |             | *           |   | *       | *           |        |             | *                | 1           | 8 |             | Ç. |  |  |
| 36.0<br>36.1<br>36.2<br>36.3 | ADCS (LWCA)<br>RWCS<br>MACL<br>XSLOW                     | 9<br>9<br>9 | * .         |   |         |             |        |             | :<br>:<br>:      |             |   |             | *  |  |  |
| 37.0<br>37.1<br>37.2<br>37.3 | IDENT<br>IOX                                             | *           | * * * *     |   |         |             |        |             |                  |             | • | *           |    |  |  |

.

#### DELILAH - LA SOURCE

|                                  | SHA                                                | NDOW                             |                                  | SHADOW                                 |     |                |               |               |              |                                                    |  |  |  |
|----------------------------------|----------------------------------------------------|----------------------------------|----------------------------------|----------------------------------------|-----|----------------|---------------|---------------|--------------|----------------------------------------------------|--|--|--|
| LA                               | REX                                                | SEX                              | EX                               | PEX                                    | POF | EΣ             | ζ             | SEX-F         | VEX          |                                                    |  |  |  |
|                                  |                                                    |                                  |                                  |                                        |     | PT             | APT           | PT            | APT          | ¥.                                                 |  |  |  |
| 23<br>22                         | 0                                                  | 0                                | 00                               | SEG7<br>SEG6                           | 0   | 0              | 0             | 0             | 0            | 0                                                  |  |  |  |
| 21<br>20                         | 0                                                  | 0                                | 0                                | SEG5<br>SEG4                           | 0   | 0              | 0             | 0             | 0            | SEG5<br>SEG4                                       |  |  |  |
| 19<br>18                         | 0                                                  | 0                                | A <u>10</u><br>A9                | SEG3<br>SEG2                           | 0   | PCR14<br>PCR13 | PCR10<br>PCR9 | 0             | 0            | SEG3<br>SEG2                                       |  |  |  |
| 17<br>16                         | A7<br>A6                                           | A8<br>A7                         | A8<br>A7                         | SEG1<br>SEG0                           | 0   | PCR12<br>PCR11 | PCR8<br>PCR7  | PCR10<br>PCR9 | PCR8<br>PCR7 | XPT1<br>XPT0                                       |  |  |  |
| 15<br>14<br>13<br>12<br>11<br>10 | A5<br>A4<br>A3<br>A2<br>A1<br>A0                   | A6<br>A5<br>A4<br>A3<br>A2<br>A1 | A6<br>A5<br>A4<br>A3<br>A2<br>A1 | A15<br>A14<br>A13<br>A12<br>A11<br>A10 | •   | S              | AME           | · ·           |              | A15<br>A14<br>A13<br>A12<br>A11<br>A10             |  |  |  |
| 98 76 54 32 1 0                  | A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 |                                  |                                  |                                        | S A | ΜE             |               |               |              | A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 |  |  |  |

#### DELILAH TRAP SYSTEM

| PRIORITY | VECT | T T<br>R R<br>A A | A C | R<br>I I<br>I N | E<br>T<br>C | N<br>T<br>R | AS<br>NT<br>EC | PPP<br>TTT<br>111 | TT<br>11 | TT<br>10 | CC<br>RR<br>10 | TRAP                     | V I<br>E O<br>L L |
|----------|------|-------------------|-----|-----------------|-------------|-------------|----------------|-------------------|----------|----------|----------------|--------------------------|-------------------|
| 1        | 0001 | хх                | 1 2 | ΚX              | х           | х           | X >            | 000               | XX       | XX       |                | PGF                      |                   |
| 2        | 0010 | X X<br>X X        | 1 2 | K 1             | X<br>1      | X<br>X      | X X<br>X X     | 00X X             | XX<br>XX | XX<br>XX | XX<br>XX       | WPV<br>IPV<br>FPV<br>RPV | 1 1               |
|          |      | ХХ                | 1 7 | X X             | X           | X           | ΧZ             | XXX<br>XXX        | XX<br>XX | X1<br>11 | 00<br>X0       | RV<br>RV<br>RV           | 1 0<br>1 0        |
| 3        | 0101 | хх                | 1 : | ı x             | Х           | Х           | XΣ             |                   |          |          |                | WIP                      |                   |
| 6        | 0100 | хх                | 1 2 | хх              | X           | X           | X X            | xxx               | хо       | XX       | XX             | PGU                      | 2 0               |
| 8        | 0011 | ХХ                | 1 2 | ХХ              | 1           | X           | X X            | XX1               | XX       | 00       | X1             | RD<br>RD<br>RD           | 2 0               |
| 12<br>13 |      |                   |     |                 |             |             |                |                   |          |          |                |                          |                   |
| 14       | 1110 | хх                | X Z | хх              | 1           | 1           | 1 (            | xxx               | xx       | XX       | XX             | PAN                      | 3 0               |
| 15       | 1111 | хх                | X Z | хх              | 1           | 1           | 0 2            | XXX               | XX       | XX       | XX             | MAC                      | 3 0               |

VTRP = Spare Trap when VACC

FTRP = Spare Trap when FETCH \* VACC (see note below)

Priority: Level 1 > Level 2 > Level 3 (Level 3 = /Level 1 \* /Level 2)

#### NOTE:

If a PANel or MACro interrupt is pending when a FETCH is executed, VACC will be suppressed. This will result in the suppression of all other traps (which are dependant on VACC) until the MACro or PANel interrupt has been processed.